

# 62.5MHZ TO 250MHZ, 1:4 LVCMOS/ LVTTL ZERO DELAY CLOCK BUFFER

# GENERAL DESCRIPTION



The ICS86004-01 is a high performance 1-to-4 LVCMOS/LVTTL Clock Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The ICS86004-01 has a fully integrated PLL and can be configured as zero

delay buffer and has an input and output frequency range of 62.5MHz to 250MHz. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output divider.

# FEATURES

• Four LVCMOS/LVTTL outputs,  $7\Omega$  typical output impedance

ICS86004-01

- Single LVCMOS/LVTTL clock input
- · CLK accepts the following input levels: LVCMOS or LVTTL
- Output frequency range: 62.5MHz to 250MHz
- Input frequency range: 62.5MHz to 250MHz
- External feedback for "zero delay" clock regeneration with configurable frequencies
- · Fully integrated PLL
- Cycle-to-cycle jitter, (F\_SEL = 1): 45ps (maximum)
- · Output skew: 60ps (maximum)
- Supply Voltage Modes: (Core/Output) 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V
- 5V tolerant input
- -40°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

#### CONTROL INPUT FUNCTION TABLE

| Input | Input/Output<br>Frequency Range (MHz) |     |  |  |  |
|-------|---------------------------------------|-----|--|--|--|
| F_SEL | Minimum Maximum                       |     |  |  |  |
| 0     | 125                                   | 250 |  |  |  |
| 1     | 62.5                                  | 125 |  |  |  |

## **BLOCK DIAGRAM**



### PIN ASSIGNMENT

1



ICS86004-01 16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body G Package Top View

TABLE 1. PIN DESCRIPTIONS

| Number          | Name                         | Т      | уре      | Description                                                                                                                                                                                                 |
|-----------------|------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3,<br>13, 15 | Q1, Q0,<br>Q3, Q2            | Output |          | Clock outputs. $7\Omega$ typical output impedance. LVCMOS/LVTTL interface levels.                                                                                                                           |
| 2, 7, 14        | GND                          | Power  |          | Power supply ground.                                                                                                                                                                                        |
| 4               | F_SEL                        | Input  | Pulldown | Frequency range select input. When LOW, I/O frequency range is from 125MHz to 250Mz. When HIGH, I/O frequency range is from 62.5MHz to 125MHz. LVCMOS/LVTTL interface levels.                               |
| 5               | V <sub>DD</sub>              | Power  |          | Core supply pin.                                                                                                                                                                                            |
| 6               | CLK                          | Input  | Pulldown | LVCMOS/LVTTL clock input.                                                                                                                                                                                   |
| 8               | $V_{\scriptscriptstyle DDA}$ | Power  |          | Analog supply pin.                                                                                                                                                                                          |
| 9               | PLL_SEL                      | Input  | Pullup   | Selects between the PLL and reference clock as input to the dividers. When LOW, selects the reference clock (PLL Bypass). When HIGH, selects PLL (PLL Enabled). LVCMOS/LVTTL interface levels.              |
| 10              | FB_IN                        | Input  | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay".  Connect to one of the outputs. LVCMOS/LVTTL interface levels.                                                                  |
| 11              | MR                           | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the outputs to go low. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 12, 16          | V <sub>DDO</sub>             | Power  |          | Output supply pins.                                                                                                                                                                                         |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                     | Test Conditions                           | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|-------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                                           |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                                           |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                                           |         | 51      |         | kΩ    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | $V_{DD}$ , $V_{DDA}$ , $V_{DDO} = 3.465V$ |         |         | 23      | pF    |
|                       | (per output)                  | $V_{DD}$ , $V_{DDA}$ , $V_{DDO} = 2.625V$ |         |         | 17      | рF    |
| R <sub>out</sub>      | Output Impedance              | 3.3V ± 5%                                 | 5       | 7       | 12      | Ω     |

TABLE 3. CONTROL INPUT FUNCTION TABLE

| Input | Input/Output<br>Frequency Range (MHz) |         |  |  |
|-------|---------------------------------------|---------|--|--|
| F_SEL | Minimum                               | Maximum |  |  |
| 0     | 125                                   | 250     |  |  |
| 1     | 62.5                                  | 125     |  |  |

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_i$  -0.5V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{o}$  -0.5V to  $V_{DDO}$  + 0.5V

Package Thermal Impedance,  $\theta_{JA}$   $\,$  89°C/W (0 Ifpm)  $\,$ 

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum        | Units |
|------------------|-----------------------|-----------------|---------|---------|----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465          | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | 3.135   | 3.3     | $V_{_{ m DD}}$ | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465          | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 100            | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |         |         | 16             | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 6              | mA    |

NOTE: Special thermal handling maybe required in some configurations.

Table 4B. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|---------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | 2.375   | 2.5     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 100             | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |         |         | 16              | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 6               | mA    |

Table 4C. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum              | Units |
|------------------|-----------------------|-----------------|---------|---------|----------------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625                | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | 2.375   | 2.5     | $V_{_{\mathrm{DD}}}$ | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625                | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 96                   | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |         |         | 15                   | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 6                    | mA    |

NOTE: Special thermal handling maybe required in some configurations.

**TABLE 4D. LVCMOS / LVTTL DC CHARACTERISTICS,**  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ , Ta = -40°C to 70°C

| Symbol           | Parameter                   |                          | Test Conditions                                        | Minimum | Typical | Maximum               | Units    |
|------------------|-----------------------------|--------------------------|--------------------------------------------------------|---------|---------|-----------------------|----------|
| V                | Input High Voltage          |                          | $V_{DD} = 3.465V$                                      | 2       |         | V <sub>DD</sub> + 0.3 | V        |
| V <sub>IH</sub>  | Input riigh voltage         |                          | $V_{DD} = 2.625V$                                      | 1.7     |         | $V_{DD} + 0.3$        | ٧        |
| V                | Input Low Voltage           |                          | $V_{DD} = 3.465V$                                      | -0.3    |         | 0.8                   | ٧        |
| V <sub>IL</sub>  | Input Low Voltage           |                          | $V_{DD} = 2.625V$                                      | -0.3    |         | 0.7                   | ٧        |
| I <sub>IH</sub>  | Input High Current          | CLK, MR,<br>FB_IN, F_SEL | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$          |         |         | 150                   | μΑ       |
| l In             |                             | PLL_SEL                  | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$          |         |         | 5                     | μΑ       |
|                  | Input Low Current           | CLK, MR,<br>FB_IN, F_SEL | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -5      |         |                       | μΑ       |
| I' <sub>IL</sub> | Input Low Current           | PLL_SEL                  | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -150    |         |                       | μΑ       |
| V                | Output High Voltage; NOTE 1 |                          | $V_{DDO} = 3.465V$                                     | 2.6     |         |                       | ٧        |
| V <sub>OH</sub>  |                             |                          | $V_{DDO} = 2.625V$                                     | 1.8     |         |                       | ٧        |
| V <sub>OL</sub>  | Output Low Voltage          | ; NOTE 1                 | $V_{DDO} = 3.465 V \text{ or } 2.625 V$                |         |         | 0.5                   | <b>V</b> |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{DDO}/2$ . See Parameter Measurement Information Section, Output Load Test Circuit diagrams.

**Table 5A. AC Characteristics,**  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 70°C

| Symbol                          | Parameter                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------|
| ı                               | Output Fraguency                       | F_SEL = 0                    | 125     |         | 250     | MHz   |
| f <sub>MAX</sub>                | Output Frequency                       | F_SEL = 1                    | 62.5    |         | 125     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.1     | 5.1     | 6.1     | ns    |
| t(Ø)                            | Static Phase Offset; NOTE 2, 4         | PLL_SEL = 3.3V               | -75     | 50      | 175     | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 4                 | PLL_SEL = 0V                 |         |         | 60      | ps    |
| tiit(oo)                        | Cycle to Cycle litter: NOTE 4          | F_SEL = 0                    |         |         | 65      | ps    |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 4          | F_SEL = 1                    |         |         | 45      | ps    |
| t <sub>L</sub>                  | PLL Lock Time                          |                              |         |         | 1       | mS    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |                              | 300     |         | 750     | ps    |
|                                 | Output Duty Cycle                      | F_SEL = 0                    | 44      | 50      | 56      | %     |
| odc                             | Output Duty Cycle                      | F_SEL = 1                    | 47      | 50      | 53      | %     |

All parameters measured at f<sub>MAX</sub> unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at V<sub>DDO</sub>/2.

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

| Table 5B. AC Charact | TERISTICS, $V_{DD} = 1$ | $V_{DDA} = 3.3V \pm 5\%, V_{DDA}$ | $= 2.5V \pm 5\%$ , TA $= -4$ | 10°С то 70°С |
|----------------------|-------------------------|-----------------------------------|------------------------------|--------------|
|----------------------|-------------------------|-----------------------------------|------------------------------|--------------|

| Symbol                          | Parameter                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------|
| 4                               |                                        | F_SEL = 0                    | 125     |         | 250     | MHz   |
| MAX                             | Output Frequency                       | F_SEL = 1                    | 62.5    |         | 125     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.25    | 5.25    | 6.25    | ns    |
| t(Ø)                            | Static Phase Offset; NOTE 2, 4         | PLL_SEL = 3.3V               | -300    |         | 0       | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 4                 | PLL_SEL = 0V                 |         |         | 60      | ps    |
| tjit(cc)                        | Cycle to Cycle litter NOTE 4           | F_SEL = 0                    |         |         | 65      | ps    |
| ijii(CC)                        | Cycle-to-Cycle Jitter; NOTE 4          | F_SEL = 1                    |         |         | 45      | ps    |
| t_                              | PLL Lock Time                          |                              |         |         | 1       | mS    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |                              | 300     |         | 700     | ps    |
| odc                             | Output Duty Cycle                      |                              | 45      | 50      | 55      | %     |

All parameters measured at  $\rm f_{\rm MAX}$  unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at  $V_{\rm DDO}/2$ .

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

**Table 5C. AC Characteristics,**  $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 70°C

| Symbol                          | Parameter                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------|
| 4                               | Output Fraguency                       | F_SEL = 0                    | 125     |         | 250     | MHz   |
| I <sub>MAX</sub>                | Output Frequency                       | F_SEL = 1                    | 62.5    |         | 125     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.5     | 5.5     | 6.5     | ns    |
| t(Ø)                            | Static Phase Offset; NOTE 2, 4         | PLL_SEL = 3.3V               | -100    |         | 250     | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 4                 | PLL_SEL = 0V                 |         |         | 55      | ps    |
| tjit(cc)                        | Cycle-to-Cycle Jitter; NOTE 4          | F_SEL = 0                    |         |         | 65      | ps    |
| ijii(CC)                        | Cycle-to-Cycle sitter, NOTE 4          | F_SEL = 1                    |         |         | 45      | ps    |
| t <sub>L</sub>                  | PLL Lock Time                          |                              |         |         | 1       | mS    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |                              | 300     |         | 700     | ps    |
| odc                             | Output Duty Cycle                      |                              | 45      | 50      | 55      | %     |

All parameters measured at f<sub>MAX</sub> unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at  $V_{ppo}/2$ .

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

# PARAMETER MEASUREMENT INFORMATION



# 3.3V Core/3.3V Output Load AC Test Circuit



### 3.3V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT



2.5VCore/ 2.5V OUTPUT LOAD AC TEST CIRCUIT



#### CYCLE-TO-CYCLE JITTER



of the sampled cycles measured on

**→**|t(Ø)|<del><</del>



### OUTPUT SKEW STATIC PHASE OFFSET

FB\_IN





### **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD**

### OUTPUT RISE/FALL TIME



### PROPAGATION DELAY

## APPLICATION INFORMATION

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS86004-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm DD},\,V_{\rm DDA},\,$  and  $V_{\rm DDO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{\rm DDA}$ .



FIGURE 1. POWER SUPPLY FILTERING

#### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTPUTS:**

#### LVCMOS OUTPUT:

All unused LVCMOS output can be left floating. We recommend that there is no trace attached.

#### SCHEMATIC EXAMPLE

Figure 2 shows a schematic example of using an ICS86004-01. It is recommended to have one decouple capacitor per power pin. Each decoupling capacitor should be located as close as

possible to the power pin. The low pass filter R7, C11 and C16 for clean analog supply should also be located as close to the  $V_{\tiny DDA}$  pin as possible.



FIGURE 2. ICS86004-01 SCHEMATIC EXAMPLE

# RELIABILITY INFORMATION

Table 5.  $\theta_{_{JA}} vs.$  Air Flow Table for 16 Lead TSSOP

# $\theta_{_{\mathrm{JA}}}$ by Velocity (Linear Feet per Minute)

|                                              | 0         | 200       | 500       |
|----------------------------------------------|-----------|-----------|-----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 89.0°C/W  | 81.8°C/W  | 78.1°C/W  |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### **TRANSISTOR COUNT**

The transistor count for ICS86004-01 is: 2496

### PACKAGE OUTLINE - G SUFFIX 16 LEAD TSSOP



TABLE 6. PACKAGE DIMENSIONS

| SYMBOL  | Millimeters |         |  |
|---------|-------------|---------|--|
| STWIDOL | Minimum     | Maximum |  |
| N       | 16          |         |  |
| А       |             | 1.20    |  |
| A1      | 0.05        | 0.15    |  |
| A2      | 0.80        | 1.05    |  |
| b       | 0.19        | 0.30    |  |
| С       | 0.09        | 0.20    |  |
| D       | 4.90        | 5.10    |  |
| E       | 6.40 BASIC  |         |  |
| E1      | 4.30        | 4.50    |  |
| е       | 0.65 BASIC  |         |  |
| L       | 0.45        | 0.75    |  |
| α       | 0°          | 8°      |  |
| aaa     |             | 0.10    |  |

Reference Document: JEDEC Publication 95, MO-153

Table 7. Ordering Information

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------|---------------------------|--------------------|---------------|
| ICS86004BG-01     | 86004B01 | 16 Lead TSSOP             | tube               | -40°C to 70°C |
| ICS86004BG-01T    | 86004B01 | 16 Lead TSSOP             | 2500 tape & reel   | -40°C to 70°C |
| ICS86004BG-01LF   | 6004B01L | 16 Lead "Lead-Free" TSSOP | tube               | -40°C to 70°C |
| ICS86004BG-01LFT  | 6004B01L | 16 Lead "Lead-Free" TSSOP | 2500 tape & reel   | -40°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

|     | REVISION HISTORY SHEET |         |                                                                                                          |          |  |
|-----|------------------------|---------|----------------------------------------------------------------------------------------------------------|----------|--|
| Rev | Table                  | Page    | Description of Change                                                                                    |          |  |
| Α   |                        |         | Throughout data sheet, changed part number from ICS86004I-01 to ICS86004-01.                             | 12/16/03 |  |
| А   | T7                     | 1<br>11 | Features section - added Lead-Free bullet. Ordering Information table - added Lead Free part number.     | 9/7/04   |  |
| Α   |                        |         | Changed temperature range throughout the data sheet from "-40°C - 85°C" to " 0°C - 70°C".                | 11/2/04  |  |
|     |                        | 1       | Features section - changed Ambient Operating Temperature from 0°C to -40°C and throughout the datasheet. |          |  |
|     | T4A                    | 3       | 3.3V Power Supply Table - changed V <sub>DDA</sub> max. from 3.465V to V <sub>DD</sub> . Added note.     | 00/04/00 |  |
| B   | B T4B                  | 3       | $3.3V/2.5V$ Power Supply Table - changed $V_{DDA}$ max. from $3.465V$ to $V_{DD}$ . Added note.          | 06/21/06 |  |
|     | T4C                    | 3       | 2.5V Power Supply Table - changed V <sub>DDA</sub> max. from 3.465V to V <sub>DD</sub> . Added note.     |          |  |
|     | T7                     | 11      | Ordering Information Table - added lead-free note.                                                       |          |  |
| С   | T4D                    | 4       | LVCMOS DC Characteristics Table - defined 2.5V VIH/VIL specs.                                            | 11/30/06 |  |

# Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851

